Cascaded Multilevel Inverters with Reduced Structures Based on a Recently Proposed Basic Units: Implementing a 147-level Inverter

M. J. Mojibian1*, M. Tavakoli Bina2, B. Eskandari2

1 Department of Electrical Engineering, K. N. Toosi University of Technology, Tehran, Iran
2 Department of Electrical Engineering, Malayer University, Malayer, Iran

ABSTRACT: A multilevel inverter is capable of generating high-quality stepwise pseudo-sinusoidal voltage with low THD, applicable to high-power and high-voltage systems. These types of topologies may require a large number of switches and power supplies. This leads to much cost, large size, and complicated control algorithms. Thus, newer topologies are being proposed to decrease the number of power electronic devices for a large number of levels in output voltage. Recently, a new multilevel inverter has been reported in the literature to reduce component count. Its structure requires a lower number of active switches as compared to the existing ones. The available literature presents a generalization of the topology with an especial asymmetrical sources ratio, but no investigations are made for other symmetrical or asymmetrical sources ratio with cascaded configurations. This study presents a comprehensive analysis of cascaded topologies with the proposed basic units. The topology is analysed for both symmetric and asymmetric DC source configurations. Also, two algorithms for asymmetric source configuration suitable for cascaded structures are proposed. Moreover, the design and simulation of a 147-level inverter are presented under an optimal number of DC sources and power switches. Furthermore, experimental validation is performed by implementing a laboratory prototype.

1- Introduction

Multilevel inverters have been growing in various industrial applications as an efficient solution for high voltage/power DC–AC conversion. Several topologies can be found in the literature, e.g. [1-6], in order to overcome the increasing need for higher power supplies. Multilevel inverters have successfully made their way into the industry and therefore can be considered a mature and proven technology [3]. The main advantage of such inverters is their ability to synthesize waveforms with higher voltage levels, introducing a solution to increase the inverter operating voltage above the voltage limits of classical semiconductors [5]. Other advantages are the improved output voltage quality, switches stresses reduction, the smaller output filter size, and reduction in electromagnetic interference (EMI) [3]. The multilevel voltage source inverters have recently been applied to many medium or high power industrial applications such as renewable energies, motor drive systems, power quality, flexible AC transmission systems, high-voltage, direct current (HVDC) electric power transmission systems, and many other applications [1-6].

Compared to the conventional two-level inverters, a major disadvantage of multilevel structures is that as the number of output voltage levels increases, the number of required power electronic switches increases considerably such that it makes the overall system complex and costly. It in turn causes reduction in reliability and more complexity in fault detection and maintenance of the inverter. In practice, it would be critical to lower the number of components used in the inverter. Among the multilevel topologies, the cascaded ones have achieved more popularity because of their simple structure and the ease of extending to higher voltage levels [3]. Cascaded multilevel inverters synthesize a medium voltage output based on a series connection of power cells [7]. These inverters utilize several floating capacitors or DC voltage sources to generate the required output voltage levels. The structure of multilevel inverters may be symmetric or asymmetric. In the symmetric topologies, all DC sources are equal that makes a good modularity but they have a large number of components for a high number of output voltage levels. It cannot be seen modularity in asymmetric topologies but they have significantly lower number of components for any specific number of voltage levels [3]. In recent years, various topologies for multilevel inverters have been presented to increase the number of components with the aim of simplifying their structures [3], [8-10].

With regards to decreasing the number of components, recently a single-phase topology called packed U cell (PUC) is introduced in [10] for DC–AC conversion. This topology is composed of one DC source and a number of flying capacitors. A detailed operation study of a seven-level PUC inverter is given in [10] to show the advantages and the effectiveness of the proposed schemes. Although [10] presents a generalization of the PUC topology with an especial asymmetrical sources ratio, no investigations are made for the other asymmetrical or symmetrical sources ratio with cascaded configurations.

This paper presents a comprehensive analysis of cascaded topologies of the PUC. The topology is analysed for both...
symmetric and asymmetric source configurations. Then, they are compared with each other using the analytical description of each configuration in terms of different parameters versus the number of levels. These parameters are the number of switches, blocking voltages of the switches, etc. subject to the optimal number of DC sources. These detailed comparisons will lead to the cascaded asymmetric PUC with DC sources ratio 1 (CAPUC1) structure that shows the best performance in terms of the above-mentioned parameters among all discussed structures. This selected inverter is fully designed, analysed, simulated, and implemented for a 147-level prototype. Experiments verify the analysis and simulations of the designed structure.

2- Packed U cell multilevel inverter (PUC)
The introduced topology in [10] is composed of one DC source and a number of flying capacitors. The PUC can be classified as a combination between the flying capacitor (FC) and the cascaded H-bridges (CHB) topologies. This topology can be seen as asymmetric flying capacitors [10]. Each U cell consists of two power switches and one capacitor or DC source as shown in Fig. 1(a). A typical seven-level configuration for such structure is shown in Fig. 1 (b). It consists of one DC source, one capacitor, and six switches. Moreover, the number of voltage levels depends on the value of the voltage across the capacitors. In order to obtain seven levels, the second capacitor voltage in Fig. 1(b) must be regulated to yield 1/3 \( V_{dc} \) [10]. In this case, the output voltage is obtained from the following seven levels (\( -V_{dc}, -2/3V_{dc}, -1/3V_{dc}, 0, 1/3V_{dc}, 2/3V_{dc}, V_{dc} \)). When using one DC source and three capacitors as shown in Fig. 1(c), the number of voltage levels will be 31. In this case, only ten power switches are required. In general, the numbers of the voltage levels and switches of the PUC topology rare obtained by

\[
\begin{align*}
N_{level} &= 2^{N_{dc}+1} - 1 \\
N_{switch} &= 2N_{dc} + 2
\end{align*}
\]

(1)

where \( N_{dc} \) is the total number of capacitors and DC source. A relationship can be developed between \( N_{switch} \) and \( N_{level} \) by omitting \( N_{dc} \) from the two equations in (1), and it is given by

\[
N_{level} = 2^{N_{switch}/2} - 1
\]

(2)

2-1 Symmetric/ asymmetric PUCs
Consider generalized single-phase structure of packed U cell topology with only one DC sources and \( n-1 \) flying capacitors. By replacing all capacitors with DC sources, the configuration shown in Fig. 2(a) is obtained that has \( n \) number of input DC sources, which can be symmetrical or asymmetrical. It is clear this structure with symmetric DC sources can produce only three voltage levels that are not considered. With asymmetric DC sources ratio like (3), this inverter can produce 2\(^{n+1} \)−1 different voltage levels at output according to (1). The authors call this structure as asymmetric paced U cell1 (APUC1).

\[
V_i = (2^n - 1)V_{dc}
\]

(3)

Another structure that can be assumed for the modified PUC is demonstrated in Fig. 2(b) in which the polarities of DC sources in Fig. 2 (a) are changed. This configuration is proposed in [8] with symmetric DC sources as structure A4 that can produce 2\(^{n+1} \) voltage levels in output. This structure is named symmetric packed U cell (SPUC) in this paper. The asymmetric configuration of the structure shown in Fig. 2(b) can be considered with DC source ratio like (4) that is named APUC2 in this study. The APUC2 with \( n \) DC sources can produce 4\(^n-1 \) voltage levels that are higher than the ones produced by the SPUC.

\[
\begin{align*}
V_1 &= V_{dc} \\
V_2 &= 2V_{dc} \quad i = 2,3,\ldots, n \\
V_i &= 2^{i-1}V_{dc}
\end{align*}
\]

(4)

![Fig. 1. Packed U Cell Multilevel Inverter Schemes, (a) Single U Cell (b) Single-Phase Seven-Level Inverter (c) Single-Phase 31-Level Inverter.](image)

![Fig. 2. Modified packed U cell structures examples, (a) asymmetric PUC (APUC1) (b) symmetric and asymmetric PUC (SPUC/ APUC2).](image)

2-2 Output Voltage
Let us consider a switching function \( S(t) \) for a given switch \( T \) as

\[
S(t) = \begin{cases} 
0, & \text{switch } T \text{ is blocking} \\
1, & \text{switch } T \text{ is conducting}
\end{cases}
\]

(5)

Then, the output voltage for multilevel inverters shown in Fig. 2 can be expressed as

\[
V_o(t) = \sum_{i=1}^{a+1} (-1)^i (1-S_i) V_{sw,i}
\]

(6)

where \( V_{sw,i} \) is the blocking voltage of switch pairs (\( T_n,T_i \)) that can be obtained as it follows.
\[ V_{sw,j} = \begin{cases} V_i - V_{i-1} & APUC1 \text{ [Fig. 2(a)]} \\ V_i + V_{i-1} & APUC2 \text{ and SPUC} \text{ [Fig. 2(b)]} \end{cases} \] (7)

Equation (6) can be rewritten by the following in terms of switching functions and the DC sources values.

\[ V_o(t) = \sum_{i=1}^{n+1} \left( (S_i(t) - S_{i+1}(t)) V_{sw,j} \right) \] (8)

For both structures shown in Fig. 2, the blocking voltage of switch pairs \((T_1, T_1')\) and \((T_{sw}, T_{sw}')\) is equal to \(V_1\) and \(V_{sw}\), respectively; whereas for all the remaining switches the voltage stress \(V_{sw,j}\) \((i = 2, 3, \ldots, n)\) can be obtained from (7).

Also, the maximum voltage blocking in APUC1 related to \(T_{sw+1}\) and \(T_{sw+1}'\) is \(V_n\) whereas \(V_{sw,max}\) for the structure shown in Fig. 2(b) is \(V_n + V_{sw}\).

3- Cascaded packed U cell multilevel inverters (CPUCs)

To extend higher voltage levels in the multilevel inverter, cascaded configurations can be considered. This section cascading \(m\) basic units of PUCs (see Fig. 2) as shown in Fig. 3 compares these structures in order to obtain the required number of DC sources, the number of switches, the number of output voltage levels, stresses on the switches and other parameters.

![Fig. 3. Cascaded multilevel inverter using m basic unit of PUC structures.](image)

3-1 Cascaded asymmetric PUC1 (CAPUC1)

Assume Fig. 3 in which \(m\) cascaded APUC1 (see Fig. 2(a)) is presented; also, the number of identical DC sources within \(m\) basic modules are \(\{n_1, n_2, \ldots, n_m\}\). Let us further assume that \(n_1\) DC sources from the first module are according to (9). Then, the first module is capable of generating \(2^{n_1+1}-1\) output voltage levels according to (1).

\[ V_{sw,k} = V_{dc} \quad i = 2, 3, \ldots, n_1 \] (9)

Hence, the second module is asymmetrical with respect to the first one to have a multilevel inverter with a maximum number of voltage levels (not to have redundant states). Therefore, this can be generalized for further modules to obtain a general definition for all DC sources within the kth module \((k \geq 2)\) by

\[ V_{s1} = 2^k \sum_{i=1}^{k-1} V_{in} + 1 = \prod_{i=1}^{k-1} (2^{n_i+1} - 1)V_{dc} \] (10)

\[ V_{ki} = (2^k - 1)V_{s1} \quad i = 2, 3, \ldots, n_k \]

Thus, using the suggested DC sources in (9) - (10), the maximum conceivable output voltage \(V_{peak}\) and the total number of achievable levels \(N_{level}\) are

\[ V_{peak} = V_{n1} + V_{n2} + \ldots + V_{nn} = \sum_{k=1}^{m} V_{kn} \]

\[ N_{level} = \prod_{k=1}^{m} (2^{n_k+1} - 1) \] (11)

Also, the total number of DC sources, say \(N_{dc}\), and the total number of switches, say \(N_{switch}\), for \(m\) modules are

\[ N_{dc} = n_1 + n_2 + \ldots + n_m = \sum_{k=1}^{m} n_k \]
\[ N_{switch} = \sum_{k=1}^{m} [2n_k + 2] = 2 \sum_{k=1}^{m} (n_k + 1) \] (12)

The maximum possible voltage stress on switches in a typical \(k\)th cascaded module \((V_{sw,k})\) with \(n_k\) DC sources in asymmetric condition can be calculated by

\[ V_{sw,k} = 2V_{k,1} + 2(V_{k,2} - V_{k,1}) + 2(V_{k,3} - V_{k,2}) \]
\[ + \cdots + 2(V_{k,n_k} + V_{k,n_k-1}) + 2V_{k,n_k} = 4V_{k,n_k} \] (13)

With considering m cascaded basic unit and using (11) and (13), the following equation for the total voltage stresses \((V_{SW})\) can be concerned.

\[ V_{SW} = V_{sw,1} + V_{sw,2} + \ldots + V_{sw,m} = \sum_{k=1}^{m} V_{sw,k} \]
\[ = \sum_{k=1}^{m} 4V_{k,n_k} = 4V_{peak} = 2(N_{level} - 1)V_{dc} \] (14)

With taking \(V_{dc}\) as the base value, per-unit value of total standing voltage \((V_{SW,pu})\) is attained by

\[ V_{SW,pu} = \frac{V_{SW}}{V_{dc}} = 2(N_{level} - 1) \] (15)

Also, the maximum blocking voltage on switches that is related to the \(m\)th module \((V_{sw,max})\) is \(V_{n_k,max}\). Assume it is desired to maximize \(N_{level}\) in (11) subject to fixed \(N_{dc}\) or \(N_{switch}\) in (12). It is clear that the product of the numbers, whose summation is constant, will be maximized when all the numbers are identical. Then, \(N_{level}\) is maximized when the number of DC sources in all modules are identical \(\{n_1 = n_2 = \ldots = n_m = n\}\). Hence, applying this consideration in (11) and (12) results in:
A relationship can be developed between \( N_{\text{level}} \), \( N_{\text{switch}} \) and \( N_{\text{dc}} \) by omitting \( m \) from the three relations in (16).

\[
N_{\text{level}} = \left( \left( 2^{n+1} - 1 \right)^{n/2} \right)^{N_{\text{switch}}} \tag{17}
\]

Consider (17). To maximize \( N_{\text{level}} \) for a constant number of switches, the term \( 2^{n+1} - 1 \) should be maximized. With \( n=1 \), the discussed structure is converted to the conventional cascaded multilevel inverter (CHB). Thus, it is important to consider two DC sources in each module to apply the CAPUC1 with a maximum voltage level for the comparison.

The number of required switches is relevant to the number of DC sources, thus if \( N_{\text{dc}} \) is optimum for achieving the maximum number of voltage levels, \( N_{\text{switch}} \) will also become optimum. Therefore, the CAPUC1 consisting of two DC sources in each module using minimum numbers of DC sources and switches can provide the maximum voltage levels.

3-2- Cascaded asymmetric PUC2 (CAPUC2)

Assume \( m \) cascaded APUC2 shown in Fig. 2(b) with asymmetric DC sources according to (18) for the first module.

\[
V_{11} = V_{dc}, \quad V_{12} = 2V_{dc}, \quad V_{1i} = 2V_{dc}, \quad i = 2, 3, \ldots, n_1
\]  \tag{18}

To remove redundant states with the maximum number of voltage levels, the dc voltage sources of the second module must be asymmetrical with respect to the first one as follows:

\[
V_{2i} = 2\sum_{k=1}^{n_i} V_{k1} + 1 = \prod_{i=1}^{k-1} \left( 4n_i - 1 \right)V_{dc}
\]

\( V_{k1} = 2V_{k1} \), \( i = 2, 3, \ldots, n_k, k = 2, 3, \ldots, m \) \tag{19}

Also, the voltages of DC sources within the \( k \)th module are obtained as it follows.

\[
V_{k1} = \sum_{i=1}^{n_i} V_{i1} + 1 = \prod_{k=1}^{m} (4n_k - 1)
\]

\( k = 2, 3, \ldots, m \) \tag{20}

Thus, using the mentioned values of the dc voltage sources, one can calculate the maximum conceivable output voltage \( V_{\text{peak}} \) and the total number of achievable levels \( N_{\text{level}} \) by:

\[
\begin{align*}
V_{\text{peak}} &= \sum_{k=1}^{m} \sum_{i=1}^{n_k} V_{ki} \\
N_{\text{level}} &= 2\sum_{k=1}^{m} \sum_{i=1}^{n_k} V_{ki} + 1 = \prod_{k=1}^{m} (4n_k - 1)
\end{align*}
\]  \tag{21}

The maximum possible voltage stress on switches in \( k \)th module (\( V_{sw,k} \)) with \( n_k \) DC sources can be obtained as it follows:

\[
V_{sw,k} = 2V_{k1} + 2(V_{k1} + V_{k2}) + 2V_{k2} + V_{k3} + \ldots + 2(V_{k,n_{k-1}} + V_{k,n_k}) + 2V_{k,n_k}
\]  \tag{22}

From (20), (21), and (22) and by considering \( m \) cascaded basic unit, the following equation for the total voltage stresses (\( V_{SW} \)) is developed.

\[
V_{SW} = \sum_{k=1}^{m} V_{sw,k} = 4\sum_{k=1}^{m} \sum_{i=1}^{n_k} V_{i1} = 4V_{\text{peak}} = 2(N_{\text{level}} - 1)V_{dc}
\]  \tag{23}

The per-unit value of total standing voltage (\( V_{SW,pu} \)) is calculated by

\[
V_{SW,pu} = \frac{V_{SW}}{V_{dc}} = 2(N_{\text{level}} - 1)
\]  \tag{24}

Fig. 4. Variation of (a) \((2^{n+1}-1)^{1/(2n+2)}\), (b) \((4n-1)^{1/(2n+2)}\) and (c) \((2n+1)^{1/(2n+2)}\) versus \( n \).
Furthermore, the maximum blocking voltage on switches relevant to the mth module \((V_{SW,m})\) is \(V_{m,n} + V_{max}\). Like the CAPUC1, the total number of DC sources and the total number of switches for m modules are equal to that stated by (12). Assume it is desired to maximize \(N_{level}\) in (21) subject to a fixed \(N_{dc}\) or \(N_{switch}\) in (12). Then, \(N_{level}\) is maximized when the number of DC sources in all modules are identical. Hence, applying this fact to (12) and (21) results in:

\[
\begin{align*}
N_{dc} &= mn \\
N_{switch} &= 2m(n + 1) \\
N_{level} &= (4n - 1)^{m}
\end{align*}
\]

(25)

A relationship can be developed between \(N_{level}\), \(N_{switch}\), and \(N_{dc}\) by omitting \(m\) from the three equations in (25).

\[
N_{level} = \left\{ \left( \frac{1}{[4(n - 1)]^{\frac{1}{2(n + 1)}}} \right)^{N_{switch}} \right\}
\]

(26)

From (26) and Fig. 4(b) it can be inferred that \(N_{level}\) is maximum for a constant number of switches with \(n=2\). Also, for a constant DC source number, \(N_{level}\) is maximum when \(n=1\). Thus, to apply the CAPUC2 with maximum voltage level by using minimum numbers of switches and DC sources, two DC sources in each module should be considered.

3-3 Cascaded symmetric PUC (CSPUC)

Assume \(m\) cascaded SPUC (see Fig. 2(b)) with \(n\) DC sources equal to \(V_{dc}\) in the first module (symmetric DC sources), then the first module is capable of generating \(2n+1\) output voltage levels. To have more voltage levels, the second module is asymmetrical with respect to the first one. Therefore, this can be generalized for further modules to obtain the voltages of DC sources within the \(k\)th module \((k \geq 2)\) as it follows. Note that the DC sources have to be identical in each module.

\[
\begin{align*}
V_{11} &= V_{12} = \ldots = V_{1n_1} = V_{dc} \\
V_{k1} &= V_{k2} = \ldots = V_{kn_k} = \prod_{i=1}^{k-1}(2n_i + 1)V_{dc}
\end{align*}
\]

(27)

Consider (27). The maximum conceivable output voltage \(V_{peak}\) and the total number of voltage levels \(N_{level}\) are:

\[
V_{peak} = \sum_{k=1}^{m} n_k \times V_{k1}
\]

(28)

\[
N_{level} = 2m \sum_{k=1}^{m} V_{k1} + 1 = \prod_{k=1}^{m}(2n_k + 1)
\]

(29)

It is notable that because of the same configuration in CSPUC and CAPUC2, the maximum possible voltage stress on switches in \(k\)th cascaded module \((V_{SW,k})\), the total voltage stresses for all switches \((V_{SW})\), and the per-unit value of total standing voltage \((V_{SW,peak})\) are obtained from (22), (23) and (24), respectively. Also the maximum blocking voltage on switches \((V_{SW,max})\) is \(V_{m,n} + V_{max}\).

Like the two previous discussed structures, \(N_{level}\) in (28) subject to a fixed \(N_{dc}\) or \(N_{switch}\) is maximized when the number of DC sources in all modules are identical. Therefore, \(N_{level}\) can be rewritten as

\[
N_{level} = \left( \frac{2n + 1}{n} \right)^{N_{dc}}
\]

(30)

4- Analytical comparison of discussed structures

4-1 Comparison and discussion

Different parameters for two asymmetric and one symmetric discussed cascaded multilevel inverter in the previous section based on conventional packed U cell structure are listed in Table I. These parameters are calculated for a different number of DC sources with a different available number of modules. Note that PUC in Table I is a conventional un-cascaded PUC (see Fig. 2(a)) with \(N_{dc}\) DC sources. All the four discussed multilevel inverters, including CSPUC, CAPUC1, CAPUC2 and PUC, are comparable in terms of various aspects discussed in the following:

- With \(n=1\) for all modules, all three cascaded structures in Table I are changed to CHB.
- With \(m=1\) for any number of DC sources \((n)\) the CAPUC1 is equivalent to conventional PUC.
- By considering two DC sources in each module \((n=2)\), the CAPUC1 and CAPUC2 have the same parameters.
- For \(n \geq 3\), the CAPUC1 is able to produce more voltage levels rather than other structures.
- With an equal number of DC sources in all or almost all modules, the maximum voltage levels are available.
- With a certain number of DC sources in each module \((n)\), after using more modules \((m)\), it is possible to generate more voltage level that it is maximized with \(n=2\) for all modules.

4-2 Selection of best structure

Comparing structures discussed in the previous section shows the following facts according to the foregoing discussions:

- If the aim is to maximize the number of voltage levels with a fixed number of switches or DC sources, as discussed in Section 3; using only two DC sources in each module \((n=2)\), the CAPUC1 and CAPUC2 with the same parameters are the best choices.
- Using more than two DC sources in each module, the CAPUC1 generates more voltage levels. Hence, this structure is the optimal one among all structures in terms of the lowest number of DC sources and switches.

Assume a given number of levels. By considering the above facts, the CAPUC1 can be utilized for applications that employ inverters with more elements in a cascaded configuration. This research will be continued by designing
and implementing CAPUC1 to confirm its capabilities for the discussed analysis and simulations.

5- Design of a single phase multilevel inverter based on CAPUC1

5-1- Power circuit design

Given a given number of levels, the design of a single-phase inverter with the CAPUC1 is explained as the best structure. Assume $N_{\text{level}} \geq 140$ is desired, where the two sources are considered per module (optimal design with $n=2$). According to Table I, choosing $m=2$ results in $N_{\text{level}}=49$, and $m=3$ yields $N_{\text{level}}=343$. The both are rather far from the assumed region. Then, considering $n=3$ with $m=2$ results in $N_{\text{level}}=225$ that is also more than the required number of levels. Based on (11) and (12), considering $n=2$ as the optimal design would result in $m=2.5$ with 147 levels that are very close to our assumption.

The module number $m=2.5$ denotes two modules with $n=2$ and one module with $n=1$. Therefore, the closest configuration to 140 levels would be three cascaded modules, where the two modules consist of two DC sources and another one has only one DC source (H.B). Fig. 5 shows the combination of such a selected set of parameters for the CAPUC1.

Let us assume that the base value of DC sources in Fig. 5 ($V_{\text{dc}}$) be 1V. Identical maximum output voltage can be worked out using (12) as it follows.

$$v_{o-max} = V_{\text{peak}} = \sum_{k=1}^{N_{\text{level}}} k n_k = (V_{12} + V_{22} + V_{31}) =$$

$$3V_{dc} + 2V_{dc} + 49V_{dc} = 73V_{dc} = 73V$$

Then, DC sources voltages in the first module are 1 V and 3 V, while in the second module are 7 V and 21 V according to (10) and (11). Also, the DC source voltage in the third module (H.B) is 49V. The total breaking voltage is 292 V for all switches according to (14). Additionally, the maximum voltage stress, i.e. 49 V, drops on the switches of the third module.

5-2- Switching states and control scheme

Different modulation techniques are available for multilevel inverters in order to follow a particular goal [11–12].

![Fig. 5. A 147-Level Single-Phase Multilevel Inverter Based on the CAPUC1 (two module with $n=2$ and one module with $n=1$ ($m=2.5$)).](image)

The designed multilevel topology in the previous section can be modulated with popular strategies such as level-shifted sinusoidal pulse-width modulation (LS-SPWM) [3], selective harmonic elimination (SHE), etc. [11]. Another popular scheme is space-vector PWM [13] but it becomes very complicated for more than five levels and hence the scheme is not dealt in this paper. When the number of levels is high, the fundamental switching technique could be a useful modulation method [14]. One advantage of this technique is its low switching frequency in comparison with other techniques such as LS-PWM.

<table>
<thead>
<tr>
<th>$N_{\text{dc}}$</th>
<th>$n_1$</th>
<th>$n_2$</th>
<th>$n_3$</th>
<th>$m$</th>
<th>Structure</th>
<th>$N_{\text{level}}$</th>
<th>$N_{\text{switch}}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td>1</td>
<td>CAPUC1</td>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>CAPUC2</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td>1</td>
<td>CSPUC</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>PUC</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>×</td>
<td>2</td>
<td></td>
<td>CAPUC1</td>
<td>15</td>
<td>8</td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>CAPUC2</td>
<td>11</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>1</td>
<td>2</td>
<td></td>
<td>CSPUC</td>
<td>15</td>
<td></td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>PUC</td>
<td>15</td>
<td>8</td>
</tr>
<tr>
<td>4</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td>1</td>
<td>CAPUC1</td>
<td>31</td>
<td>10</td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>CAPUC2</td>
<td>15</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>1</td>
<td>2</td>
<td>1</td>
<td>CAPUC1</td>
<td>45</td>
<td>12</td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>CAPUC2</td>
<td>33</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>3</td>
<td>2</td>
<td>×</td>
<td>2</td>
<td>CSPUC</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>CAPUC1</td>
<td>105</td>
<td>14</td>
</tr>
<tr>
<td>2</td>
<td>2</td>
<td>1</td>
<td>3</td>
<td></td>
<td>CAPUC1</td>
<td>147</td>
<td>16</td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>CAPUC2</td>
<td>147</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>2</td>
<td>×</td>
<td>2</td>
<td>2</td>
<td>CSPUC</td>
<td>127</td>
<td>14</td>
</tr>
<tr>
<td>4</td>
<td>3</td>
<td>×</td>
<td>2</td>
<td>3</td>
<td>CAPUC1</td>
<td>127</td>
<td>14</td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>CAPUC2</td>
<td>47</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>4</td>
<td>2</td>
<td>×</td>
<td>2</td>
<td>CAPUC1</td>
<td>225</td>
<td>16</td>
</tr>
<tr>
<td>3</td>
<td>3</td>
<td>×</td>
<td>2</td>
<td>2</td>
<td>CAPUC1</td>
<td>225</td>
<td>16</td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>CAPUC2</td>
<td>121</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>3</td>
<td>CSPUC</td>
<td>125</td>
<td></td>
</tr>
<tr>
<td>×</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td>PUC</td>
<td>127</td>
<td>14</td>
</tr>
</tbody>
</table>

Various control schemes were introduced in the literature for
multilevel inverters [12], which are based on determining the desirable instantaneous voltage level for the output. Besides, the instantaneous voltage level is determined. Table II gives a lookup table for switching states of 147 different levels involved in the designed CAPUC1 structure (see Fig. 5) and gives those switches that have to be turned on. The implemented CAPUC1 was modulated with the fundamental technique in order to clarify the engaged technique. The 147-level inverter is controlled in an open-loop manner by applying a sinusoidal reference to build up the required instantaneous voltage level. In fact, the reference voltage is a 50 Hz sinusoidal voltage having a peak of 146 V that the implemented inverter has to generate it in 147 levels. The main objective is to create an output voltage with a slim difference from the desired reference.

### 6- Simulations and Experiments

This section begins with the introduction of simulations for the designed cascaded multilevel inverter; then, the implemented CAPUC1 is presented that verifies the performed analysis and simulations.

#### 6-1 Simulations

The CAPUC1 provides a high number of output levels if the number of DC voltage sources is increased. In other words, up to 147 levels will be available only if five DC voltage sources are employed in a single phase inverter (see Fig. 5). Hence, the designed 147-level CAPUC1 is simulated. The switches of the inverter are modulated based on the technique discussed in Section 5.2. The simulated output voltage and the current of the inverter are illustrated in Fig. 6. The reference voltage is changed from 48 V (peak-to-peak, 49 levels) in Fig. 6(a) to 146 V (peak-to-peak, 147 levels) in Fig 6(b) at t=0.02sec. The THD of the output voltage and the current in Fig. 6(b) are 0.55% and 0.16%, respectively, that are very close to a pure sinusoidal waveform due to the high number of levels. The current (multiplied by ten) is very smooth as shown in Fig. 6.

Figs. 7 depicts the behavior of the inverter modules, showing the voltage of each module as well as their aggregate voltage. It can be seen that the switching frequency of the first module is bigger than two other ones. The bigger the number of modules, the lower would be the switching frequencies of the right modules. In a medium/high voltage design, one can apply switches with low switching frequencies to the bottom modules in Fig. 3 (e.g. IGCT), and high switching frequency switches to the upper modules (e.g. IGBT). In fact, the major drawback of the IGCT technology is its limited switching frequency; whereas IGBT technology cannot sustain high power once operating at medium frequency [10].

#### 6-2 Experimental validation and analytical discussions

A laboratory prototype was implemented to validate the designed CAPUC1 (see section 5). The microprocessor EZDSP TMS320F28335 was used to implement the switching algorithm discussed in section 5.2. Five isolated low-power DC sources were engaged in supplying the required voltages of each module. Table III lists specifications of the designed CAPUC1.

Fig. 8 shows experiments for the load defined in Table III, including the RL-load voltage and the current for two voltage references, including 48 V (peak-to-peak, 49 levels) in Fig. 8(a) and 146 V (peak-to-peak, 147 levels) in Fig 8(b). The THD of voltage and the current waveforms in Fig. 8(b) are 1.63% and 0.72%, respectively.

### Table 2: switching states for 147-level capuc1.

<table>
<thead>
<tr>
<th>Switches states</th>
<th>Module1</th>
<th>Module2</th>
<th>Module3</th>
<th>( V_o )</th>
</tr>
</thead>
<tbody>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>1 1 0 1 0 1</td>
<td>0 0 1 1 0 1</td>
<td>0 0 0 0 0 0</td>
<td>73</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>1 0 1 0 1 0</td>
<td>0 0 1 1 0 1</td>
<td>0 0 0 0 0 0</td>
<td>72</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>1 1 0 1 1 0</td>
<td>0 0 1 1 0 1</td>
<td>0 0 0 0 0 0</td>
<td>71</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>0 1 0 0 0 0</td>
<td>0 0 1 1 0 1</td>
<td>0 0 0 0 0 0</td>
<td>2</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>1 0 0 0 0 0</td>
<td>0 0 1 1 0 1</td>
<td>0 0 0 0 0 0</td>
<td>1</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>1 1 1 1 1 1</td>
<td>1 1 1 1 1 1</td>
<td>1 1 1 1 1 1</td>
<td>0</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>0 0 0 0 0 0</td>
<td>0 0 1 1 0 1</td>
<td>0 0 0 0 0 0</td>
<td>0</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>0 1 1 1 1 1</td>
<td>1 1 1 1 1 1</td>
<td>1 1 1 1 1 1</td>
<td>-1</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>1 0 1 1 1 1</td>
<td>1 1 1 1 1 1</td>
<td>1 1 1 1 1 1</td>
<td>-2</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>0 1 0 0 0 0</td>
<td>1 1 1 1 1 1</td>
<td>1 1 1 1 1 1</td>
<td>-71</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>1 0 1 0 0 0</td>
<td>1 1 1 1 1 1</td>
<td>1 1 1 1 1 1</td>
<td>-72</td>
</tr>
<tr>
<td>T_{11} T_{12} T_{21} T_{22} T_{31} T_{32}</td>
<td>0 0 1 0 0 0</td>
<td>1 1 1 1 1 1</td>
<td>1 1 1 1 1 1</td>
<td>-73</td>
</tr>
</tbody>
</table>

---

### Table 3: specifications of the implemented 147-level capuc1.

<table>
<thead>
<tr>
<th>No</th>
<th>Title</th>
<th>Specifications</th>
<th>Quantity</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>IGBT</td>
<td>BUP314,35A,1200V</td>
<td>16</td>
</tr>
<tr>
<td>2</td>
<td>IGBT Driver</td>
<td>TLP 250, ±30 V, 1 A</td>
<td>16</td>
</tr>
<tr>
<td>3</td>
<td>Microprocessor</td>
<td>EZDSP TMS320F28335</td>
<td>1</td>
</tr>
<tr>
<td>4</td>
<td>Switching Technique</td>
<td>Fundamental Frequency Switching</td>
<td>---</td>
</tr>
<tr>
<td>5</td>
<td>Power Supplies Voltage</td>
<td>Module1: V11=11 V, V12=3 V</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Module2: V21=7 V, V22=21 V</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Module3: V31=49 V</td>
<td>1</td>
</tr>
<tr>
<td>6</td>
<td>Load</td>
<td>RL(R=40Ω, L=2mH)</td>
<td>1</td>
</tr>
<tr>
<td>7</td>
<td>Fundamental Frequency</td>
<td>50Hz</td>
<td>---</td>
</tr>
</tbody>
</table>
Comparing experiments with those of simulations in Fig. 6 (a) confirms accurate output voltage build up, having a very close current waveforms along with a small difference in the THD due to practical imperfect parameters. Additionally, the output voltages of the three modules, as well as their aggregated voltages, are shown in Fig. 9.

Furthermore, assume the reference voltage changes from 48 V (peak-to-peak, 49 levels) to 146 V (peak-to-peak, 147 levels). Experiments in Fig. 10 show the rapid rise of modules’ voltages and the fast response in the dynamic behavior for tracking the voltage variations.

The structure CAPUC1 can be applied to various applications such as renewable energy conversion like photovoltaic systems, fuel cell, battery storage, etc. Also, the implemented 147-level topology can be used in single-phase UPS applications that create high quality sinusoidal AC output.

7- Conclusion
A detailed analysis of cascaded symmetrical and asymmetrical configurations based on newly proposed basic units (packed U cell) was presented in this paper. This study was based on the achievement of more voltage levels with a reduction in the number of power electronic components. The analyses show that by using only two DC sources in each cascaded
module (n=2), the CAPUC1 and CAPUC2 generate the maximum number of voltage levels with a fixed number of DC sources and switches. By exploiting more than two DC sources in each module, the CAPUC1 generates more voltage levels. Thus, the CAPUC1 has an optimal structure among all discussed structures. This reduced structure could be applied into inverters with a lower number of devices such as DC sources and switches. Further, a 147-level inverter was implemented based on the CAPUC1 structure. This inverter is capable of creating 147 levels with the lower number of devices compared to other discussed structures. The experiments and the simulations confirmed the validity of the discussions and analyses.

REFERENCES

Please cite this article using:
DOI: 10.22060/eej.2017.11432.4967